LKML Archive on lore.kernel.org
help / color / mirror / Atom feed
* [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329
@ 2021-08-05 4:57 Samuel Holland
2021-08-05 4:57 ` [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1 Samuel Holland
` (3 more replies)
0 siblings, 4 replies; 9+ messages in thread
From: Samuel Holland @ 2021-08-05 4:57 UTC (permalink / raw)
To: Wim Van Sebroeck, Guenter Roeck, Rob Herring, Maxime Ripard,
Chen-Yu Tsai, Jernej Skrabec
Cc: devicetree, linux-arm-kernel, linux-sunxi, linux-watchdog,
linux-kernel, Samuel Holland
On existing SoCs, the watchdog has a single clock input: HOSC (OSC24M)
divided by 750. However, starting with R329, LOSC (OSC32k) is added as
an alternative clock source, with a bit to switch between them.
Since 24 MHz / 750 == 32 kHz, not 32.768 kHz, the hardware adjusts the
cycle counts to keep the timeouts independent of the clock source. This
keeps the programming interface backward-compatible.
R329 also adds two new registers, to allow software to immediately drive
the SoC reset signal.
Signed-off-by: Samuel Holland <samuel@sholland.org>
---
Changes v1 to v2:
- Switch from enum to const
- Add descriptions to "clocks" items
.../watchdog/allwinner,sun4i-a10-wdt.yaml | 32 ++++++++++++++++++-
1 file changed, 31 insertions(+), 1 deletion(-)
diff --git a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
index 9aa3c313c49f..8fa5b0d32381 100644
--- a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
+++ b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
@@ -24,6 +24,7 @@ properties:
- allwinner,sun50i-a100-wdt
- allwinner,sun50i-h6-wdt
- allwinner,sun50i-h616-wdt
+ - allwinner,sun50i-r329-wdt
- const: allwinner,sun6i-a31-wdt
- items:
- const: allwinner,suniv-f1c100s-wdt
@@ -33,7 +34,18 @@ properties:
maxItems: 1
clocks:
- maxItems: 1
+ minItems: 1
+ maxItems: 2
+ items:
+ - description: High-frequency oscillator input, divided internally
+ - description: Low-frequency oscillator input, only found on some variants
+
+ clock-names:
+ minItems: 1
+ maxItems: 2
+ items:
+ - const: hosc
+ - const: losc
interrupts:
maxItems: 1
@@ -44,6 +56,24 @@ required:
- clocks
- interrupts
+if:
+ properties:
+ compatible:
+ contains:
+ enum:
+ - allwinner,sun50i-r329-wdt
+
+then:
+ properties:
+ clocks:
+ minItems: 2
+
+ clock-names:
+ minItems: 2
+
+ required:
+ - clock-names
+
unevaluatedProperties: false
examples:
--
2.31.1
^ permalink raw reply related [flat|nested] 9+ messages in thread
* [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1
2021-08-05 4:57 [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329 Samuel Holland
@ 2021-08-05 4:57 ` Samuel Holland
2021-08-18 9:07 ` Maxime Ripard
2021-08-28 16:23 ` Guenter Roeck
2021-08-05 4:57 ` [PATCH v2 3/3] watchdog: sunxi_wdt: Add support " Samuel Holland
` (2 subsequent siblings)
3 siblings, 2 replies; 9+ messages in thread
From: Samuel Holland @ 2021-08-05 4:57 UTC (permalink / raw)
To: Wim Van Sebroeck, Guenter Roeck, Rob Herring, Maxime Ripard,
Chen-Yu Tsai, Jernej Skrabec
Cc: devicetree, linux-arm-kernel, linux-sunxi, linux-watchdog,
linux-kernel, Samuel Holland, Rob Herring
D1 keeps the same register layout and clock sources as the R329, but it
adds a key field which must be set to update the watchdog's "CFG" and
"MODE" registers. Therefore it is not backward-compatible.
Reviewed-by: Rob Herring <robh@kernel.org>
Signed-off-by: Samuel Holland <samuel@sholland.org>
---
Changes v1 to v2:
- None.
.../devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml | 2 ++
1 file changed, 2 insertions(+)
diff --git a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
index 8fa5b0d32381..6ef5e7caae80 100644
--- a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
+++ b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
@@ -29,6 +29,7 @@ properties:
- items:
- const: allwinner,suniv-f1c100s-wdt
- const: allwinner,sun4i-a10-wdt
+ - const: allwinner,sun20i-d1-wdt
reg:
maxItems: 1
@@ -61,6 +62,7 @@ if:
compatible:
contains:
enum:
+ - allwinner,sun20i-d1-wdt
- allwinner,sun50i-r329-wdt
then:
--
2.31.1
^ permalink raw reply related [flat|nested] 9+ messages in thread
* [PATCH v2 3/3] watchdog: sunxi_wdt: Add support for D1
2021-08-05 4:57 [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329 Samuel Holland
2021-08-05 4:57 ` [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1 Samuel Holland
@ 2021-08-05 4:57 ` Samuel Holland
2021-08-18 9:08 ` Maxime Ripard
2021-08-13 17:46 ` [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329 Rob Herring
2021-08-18 9:07 ` Maxime Ripard
3 siblings, 1 reply; 9+ messages in thread
From: Samuel Holland @ 2021-08-05 4:57 UTC (permalink / raw)
To: Wim Van Sebroeck, Guenter Roeck, Rob Herring, Maxime Ripard,
Chen-Yu Tsai, Jernej Skrabec
Cc: devicetree, linux-arm-kernel, linux-sunxi, linux-watchdog,
linux-kernel, Samuel Holland
D1 adds a key field to the "CFG" and "MODE" registers, that must be set
to change the other bits. Add logic to set the key when updating those
registers.
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Samuel Holland <samuel@sholland.org>
---
Changes v1 to v2:
- None.
drivers/watchdog/sunxi_wdt.c | 20 +++++++++++++++++++-
1 file changed, 19 insertions(+), 1 deletion(-)
diff --git a/drivers/watchdog/sunxi_wdt.c b/drivers/watchdog/sunxi_wdt.c
index b50757882a98..6cf82922d3fb 100644
--- a/drivers/watchdog/sunxi_wdt.c
+++ b/drivers/watchdog/sunxi_wdt.c
@@ -48,6 +48,7 @@ struct sunxi_wdt_reg {
u8 wdt_timeout_shift;
u8 wdt_reset_mask;
u8 wdt_reset_val;
+ u32 wdt_key_val;
};
struct sunxi_wdt_dev {
@@ -91,12 +92,14 @@ static int sunxi_wdt_restart(struct watchdog_device *wdt_dev,
val = readl(wdt_base + regs->wdt_cfg);
val &= ~(regs->wdt_reset_mask);
val |= regs->wdt_reset_val;
+ val |= regs->wdt_key_val;
writel(val, wdt_base + regs->wdt_cfg);
/* Set lowest timeout and enable watchdog */
val = readl(wdt_base + regs->wdt_mode);
val &= ~(WDT_TIMEOUT_MASK << regs->wdt_timeout_shift);
val |= WDT_MODE_EN;
+ val |= regs->wdt_key_val;
writel(val, wdt_base + regs->wdt_mode);
/*
@@ -109,6 +112,7 @@ static int sunxi_wdt_restart(struct watchdog_device *wdt_dev,
mdelay(5);
val = readl(wdt_base + regs->wdt_mode);
val |= WDT_MODE_EN;
+ val |= regs->wdt_key_val;
writel(val, wdt_base + regs->wdt_mode);
}
return 0;
@@ -141,6 +145,7 @@ static int sunxi_wdt_set_timeout(struct watchdog_device *wdt_dev,
reg = readl(wdt_base + regs->wdt_mode);
reg &= ~(WDT_TIMEOUT_MASK << regs->wdt_timeout_shift);
reg |= wdt_timeout_map[timeout] << regs->wdt_timeout_shift;
+ reg |= regs->wdt_key_val;
writel(reg, wdt_base + regs->wdt_mode);
sunxi_wdt_ping(wdt_dev);
@@ -154,7 +159,7 @@ static int sunxi_wdt_stop(struct watchdog_device *wdt_dev)
void __iomem *wdt_base = sunxi_wdt->wdt_base;
const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs;
- writel(0, wdt_base + regs->wdt_mode);
+ writel(regs->wdt_key_val, wdt_base + regs->wdt_mode);
return 0;
}
@@ -176,11 +181,13 @@ static int sunxi_wdt_start(struct watchdog_device *wdt_dev)
reg = readl(wdt_base + regs->wdt_cfg);
reg &= ~(regs->wdt_reset_mask);
reg |= regs->wdt_reset_val;
+ reg |= regs->wdt_key_val;
writel(reg, wdt_base + regs->wdt_cfg);
/* Enable watchdog */
reg = readl(wdt_base + regs->wdt_mode);
reg |= WDT_MODE_EN;
+ reg |= regs->wdt_key_val;
writel(reg, wdt_base + regs->wdt_mode);
return 0;
@@ -220,9 +227,20 @@ static const struct sunxi_wdt_reg sun6i_wdt_reg = {
.wdt_reset_val = 0x01,
};
+static const struct sunxi_wdt_reg sun20i_wdt_reg = {
+ .wdt_ctrl = 0x10,
+ .wdt_cfg = 0x14,
+ .wdt_mode = 0x18,
+ .wdt_timeout_shift = 4,
+ .wdt_reset_mask = 0x03,
+ .wdt_reset_val = 0x01,
+ .wdt_key_val = 0x16aa0000,
+};
+
static const struct of_device_id sunxi_wdt_dt_ids[] = {
{ .compatible = "allwinner,sun4i-a10-wdt", .data = &sun4i_wdt_reg },
{ .compatible = "allwinner,sun6i-a31-wdt", .data = &sun6i_wdt_reg },
+ { .compatible = "allwinner,sun20i-d1-wdt", .data = &sun20i_wdt_reg },
{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, sunxi_wdt_dt_ids);
--
2.31.1
^ permalink raw reply related [flat|nested] 9+ messages in thread
* Re: [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329
2021-08-05 4:57 [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329 Samuel Holland
2021-08-05 4:57 ` [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1 Samuel Holland
2021-08-05 4:57 ` [PATCH v2 3/3] watchdog: sunxi_wdt: Add support " Samuel Holland
@ 2021-08-13 17:46 ` Rob Herring
2021-08-18 9:07 ` Maxime Ripard
3 siblings, 0 replies; 9+ messages in thread
From: Rob Herring @ 2021-08-13 17:46 UTC (permalink / raw)
To: Samuel Holland
Cc: Wim Van Sebroeck, Guenter Roeck, Maxime Ripard, Chen-Yu Tsai,
Jernej Skrabec, devicetree, linux-arm-kernel, linux-sunxi,
linux-watchdog, linux-kernel
On Wed, Aug 04, 2021 at 11:57:14PM -0500, Samuel Holland wrote:
> On existing SoCs, the watchdog has a single clock input: HOSC (OSC24M)
> divided by 750. However, starting with R329, LOSC (OSC32k) is added as
> an alternative clock source, with a bit to switch between them.
>
> Since 24 MHz / 750 == 32 kHz, not 32.768 kHz, the hardware adjusts the
> cycle counts to keep the timeouts independent of the clock source. This
> keeps the programming interface backward-compatible.
>
> R329 also adds two new registers, to allow software to immediately drive
> the SoC reset signal.
>
> Signed-off-by: Samuel Holland <samuel@sholland.org>
> ---
> Changes v1 to v2:
> - Switch from enum to const
> - Add descriptions to "clocks" items
>
> .../watchdog/allwinner,sun4i-a10-wdt.yaml | 32 ++++++++++++++++++-
> 1 file changed, 31 insertions(+), 1 deletion(-)
>
> diff --git a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> index 9aa3c313c49f..8fa5b0d32381 100644
> --- a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> +++ b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> @@ -24,6 +24,7 @@ properties:
> - allwinner,sun50i-a100-wdt
> - allwinner,sun50i-h6-wdt
> - allwinner,sun50i-h616-wdt
> + - allwinner,sun50i-r329-wdt
> - const: allwinner,sun6i-a31-wdt
> - items:
> - const: allwinner,suniv-f1c100s-wdt
> @@ -33,7 +34,18 @@ properties:
> maxItems: 1
>
> clocks:
> - maxItems: 1
> + minItems: 1
> + maxItems: 2
> + items:
> + - description: High-frequency oscillator input, divided internally
> + - description: Low-frequency oscillator input, only found on some variants
> +
> + clock-names:
> + minItems: 1
> + maxItems: 2
> + items:
> + - const: hosc
> + - const: losc
>
> interrupts:
> maxItems: 1
> @@ -44,6 +56,24 @@ required:
> - clocks
> - interrupts
>
> +if:
> + properties:
> + compatible:
> + contains:
> + enum:
> + - allwinner,sun50i-r329-wdt
> +
> +then:
> + properties:
> + clocks:
> + minItems: 2
> +
> + clock-names:
> + minItems: 2
> +
> + required:
> + - clock-names
Needs an else clause with 'maxItems: 1' or is the 2nd clock now valid
for all?
> +
> unevaluatedProperties: false
>
> examples:
> --
> 2.31.1
>
>
^ permalink raw reply [flat|nested] 9+ messages in thread
* Re: [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329
2021-08-05 4:57 [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329 Samuel Holland
` (2 preceding siblings ...)
2021-08-13 17:46 ` [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329 Rob Herring
@ 2021-08-18 9:07 ` Maxime Ripard
2021-08-20 4:04 ` Samuel Holland
3 siblings, 1 reply; 9+ messages in thread
From: Maxime Ripard @ 2021-08-18 9:07 UTC (permalink / raw)
To: Samuel Holland
Cc: Wim Van Sebroeck, Guenter Roeck, Rob Herring, Chen-Yu Tsai,
Jernej Skrabec, devicetree, linux-arm-kernel, linux-sunxi,
linux-watchdog, linux-kernel
[-- Attachment #1: Type: text/plain, Size: 2664 bytes --]
Hi,
On Wed, Aug 04, 2021 at 11:57:14PM -0500, Samuel Holland wrote:
> On existing SoCs, the watchdog has a single clock input: HOSC (OSC24M)
> divided by 750. However, starting with R329, LOSC (OSC32k) is added as
> an alternative clock source, with a bit to switch between them.
>
> Since 24 MHz / 750 == 32 kHz, not 32.768 kHz, the hardware adjusts the
> cycle counts to keep the timeouts independent of the clock source. This
> keeps the programming interface backward-compatible.
>
> R329 also adds two new registers, to allow software to immediately drive
> the SoC reset signal.
>
> Signed-off-by: Samuel Holland <samuel@sholland.org>
> ---
> Changes v1 to v2:
> - Switch from enum to const
> - Add descriptions to "clocks" items
>
> .../watchdog/allwinner,sun4i-a10-wdt.yaml | 32 ++++++++++++++++++-
> 1 file changed, 31 insertions(+), 1 deletion(-)
>
> diff --git a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> index 9aa3c313c49f..8fa5b0d32381 100644
> --- a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> +++ b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> @@ -24,6 +24,7 @@ properties:
> - allwinner,sun50i-a100-wdt
> - allwinner,sun50i-h6-wdt
> - allwinner,sun50i-h616-wdt
> + - allwinner,sun50i-r329-wdt
> - const: allwinner,sun6i-a31-wdt
> - items:
> - const: allwinner,suniv-f1c100s-wdt
> @@ -33,7 +34,18 @@ properties:
> maxItems: 1
>
> clocks:
> - maxItems: 1
> + minItems: 1
> + maxItems: 2
> + items:
> + - description: High-frequency oscillator input, divided internally
> + - description: Low-frequency oscillator input, only found on some variants
> +
> + clock-names:
> + minItems: 1
> + maxItems: 2
> + items:
> + - const: hosc
> + - const: losc
>
> interrupts:
> maxItems: 1
> @@ -44,6 +56,24 @@ required:
> - clocks
> - interrupts
>
> +if:
> + properties:
> + compatible:
> + contains:
> + enum:
> + - allwinner,sun50i-r329-wdt
> +
> +then:
> + properties:
> + clocks:
> + minItems: 2
> +
> + clock-names:
> + minItems: 2
> +
> + required:
> + - clock-names
> +
We should also make sure through an else clause that all the other SoCs
have a length of one for both clocks and clock-names
Also, it looks like you forgot the patch to enable the compatible in the
driver?
Maxime
[-- Attachment #2: signature.asc --]
[-- Type: application/pgp-signature, Size: 228 bytes --]
^ permalink raw reply [flat|nested] 9+ messages in thread
* Re: [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1
2021-08-05 4:57 ` [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1 Samuel Holland
@ 2021-08-18 9:07 ` Maxime Ripard
2021-08-28 16:23 ` Guenter Roeck
1 sibling, 0 replies; 9+ messages in thread
From: Maxime Ripard @ 2021-08-18 9:07 UTC (permalink / raw)
To: Samuel Holland
Cc: Wim Van Sebroeck, Guenter Roeck, Rob Herring, Chen-Yu Tsai,
Jernej Skrabec, devicetree, linux-arm-kernel, linux-sunxi,
linux-watchdog, linux-kernel, Rob Herring
[-- Attachment #1: Type: text/plain, Size: 437 bytes --]
On Wed, Aug 04, 2021 at 11:57:15PM -0500, Samuel Holland wrote:
> D1 keeps the same register layout and clock sources as the R329, but it
> adds a key field which must be set to update the watchdog's "CFG" and
> "MODE" registers. Therefore it is not backward-compatible.
>
> Reviewed-by: Rob Herring <robh@kernel.org>
> Signed-off-by: Samuel Holland <samuel@sholland.org>
Acked-by: Maxime Ripard <maxime@cerno.tech>
Maxime
[-- Attachment #2: signature.asc --]
[-- Type: application/pgp-signature, Size: 228 bytes --]
^ permalink raw reply [flat|nested] 9+ messages in thread
* Re: [PATCH v2 3/3] watchdog: sunxi_wdt: Add support for D1
2021-08-05 4:57 ` [PATCH v2 3/3] watchdog: sunxi_wdt: Add support " Samuel Holland
@ 2021-08-18 9:08 ` Maxime Ripard
0 siblings, 0 replies; 9+ messages in thread
From: Maxime Ripard @ 2021-08-18 9:08 UTC (permalink / raw)
To: Samuel Holland
Cc: Wim Van Sebroeck, Guenter Roeck, Rob Herring, Chen-Yu Tsai,
Jernej Skrabec, devicetree, linux-arm-kernel, linux-sunxi,
linux-watchdog, linux-kernel
[-- Attachment #1: Type: text/plain, Size: 395 bytes --]
On Wed, Aug 04, 2021 at 11:57:16PM -0500, Samuel Holland wrote:
> D1 adds a key field to the "CFG" and "MODE" registers, that must be set
> to change the other bits. Add logic to set the key when updating those
> registers.
>
> Reviewed-by: Guenter Roeck <linux@roeck-us.net>
> Signed-off-by: Samuel Holland <samuel@sholland.org>
Acked-by: Maxime Ripard <maxime@cerno.tech>
Maxime
[-- Attachment #2: signature.asc --]
[-- Type: application/pgp-signature, Size: 228 bytes --]
^ permalink raw reply [flat|nested] 9+ messages in thread
* Re: [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329
2021-08-18 9:07 ` Maxime Ripard
@ 2021-08-20 4:04 ` Samuel Holland
0 siblings, 0 replies; 9+ messages in thread
From: Samuel Holland @ 2021-08-20 4:04 UTC (permalink / raw)
To: Maxime Ripard
Cc: Wim Van Sebroeck, Guenter Roeck, Rob Herring, Chen-Yu Tsai,
Jernej Skrabec, devicetree, linux-arm-kernel, linux-sunxi,
linux-watchdog, linux-kernel
On 8/18/21 4:07 AM, Maxime Ripard wrote:
> Hi,
>
> On Wed, Aug 04, 2021 at 11:57:14PM -0500, Samuel Holland wrote:
>> On existing SoCs, the watchdog has a single clock input: HOSC (OSC24M)
>> divided by 750. However, starting with R329, LOSC (OSC32k) is added as
>> an alternative clock source, with a bit to switch between them.
>>
>> Since 24 MHz / 750 == 32 kHz, not 32.768 kHz, the hardware adjusts the
>> cycle counts to keep the timeouts independent of the clock source. This
>> keeps the programming interface backward-compatible.
>>
>> R329 also adds two new registers, to allow software to immediately drive
>> the SoC reset signal.
>>
>> Signed-off-by: Samuel Holland <samuel@sholland.org>
>> ---
>> Changes v1 to v2:
>> - Switch from enum to const
>> - Add descriptions to "clocks" items
>>
>> .../watchdog/allwinner,sun4i-a10-wdt.yaml | 32 ++++++++++++++++++-
>> 1 file changed, 31 insertions(+), 1 deletion(-)
>>
>> diff --git a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
>> index 9aa3c313c49f..8fa5b0d32381 100644
>> --- a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
>> +++ b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
>> @@ -24,6 +24,7 @@ properties:
>> - allwinner,sun50i-a100-wdt
>> - allwinner,sun50i-h6-wdt
>> - allwinner,sun50i-h616-wdt
>> + - allwinner,sun50i-r329-wdt
>> - const: allwinner,sun6i-a31-wdt
>> - items:
>> - const: allwinner,suniv-f1c100s-wdt
>> @@ -33,7 +34,18 @@ properties:
>> maxItems: 1
>>
>> clocks:
>> - maxItems: 1
>> + minItems: 1
>> + maxItems: 2
>> + items:
>> + - description: High-frequency oscillator input, divided internally
>> + - description: Low-frequency oscillator input, only found on some variants
>> +
>> + clock-names:
>> + minItems: 1
>> + maxItems: 2
>> + items:
>> + - const: hosc
>> + - const: losc
>>
>> interrupts:
>> maxItems: 1
>> @@ -44,6 +56,24 @@ required:
>> - clocks
>> - interrupts
>>
>> +if:
>> + properties:
>> + compatible:
>> + contains:
>> + enum:
>> + - allwinner,sun50i-r329-wdt
>> +
>> +then:
>> + properties:
>> + clocks:
>> + minItems: 2
>> +
>> + clock-names:
>> + minItems: 2
>> +
>> + required:
>> + - clock-names
>> +
>
> We should also make sure through an else clause that all the other SoCs
> have a length of one for both clocks and clock-names
Yes, I'll do that for v3.
> Also, it looks like you forgot the patch to enable the compatible in the
> driver?
R329 has a fallback to A31, so it doesn't need any changes to the driver.
Regards,
Samuel
^ permalink raw reply [flat|nested] 9+ messages in thread
* Re: [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1
2021-08-05 4:57 ` [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1 Samuel Holland
2021-08-18 9:07 ` Maxime Ripard
@ 2021-08-28 16:23 ` Guenter Roeck
1 sibling, 0 replies; 9+ messages in thread
From: Guenter Roeck @ 2021-08-28 16:23 UTC (permalink / raw)
To: Samuel Holland
Cc: Wim Van Sebroeck, Rob Herring, Maxime Ripard, Chen-Yu Tsai,
Jernej Skrabec, devicetree, linux-arm-kernel, linux-sunxi,
linux-watchdog, linux-kernel, Rob Herring
On Wed, Aug 04, 2021 at 11:57:15PM -0500, Samuel Holland wrote:
> D1 keeps the same register layout and clock sources as the R329, but it
> adds a key field which must be set to update the watchdog's "CFG" and
> "MODE" registers. Therefore it is not backward-compatible.
>
> Reviewed-by: Rob Herring <robh@kernel.org>
> Signed-off-by: Samuel Holland <samuel@sholland.org>
> Acked-by: Maxime Ripard <maxime@cerno.tech>
Acked-by: Guenter Roeck <linux@roeck-us.net>
> ---
> Changes v1 to v2:
> - None.
>
> .../devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml | 2 ++
> 1 file changed, 2 insertions(+)
>
> diff --git a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> index 8fa5b0d32381..6ef5e7caae80 100644
> --- a/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> +++ b/Documentation/devicetree/bindings/watchdog/allwinner,sun4i-a10-wdt.yaml
> @@ -29,6 +29,7 @@ properties:
> - items:
> - const: allwinner,suniv-f1c100s-wdt
> - const: allwinner,sun4i-a10-wdt
> + - const: allwinner,sun20i-d1-wdt
>
> reg:
> maxItems: 1
> @@ -61,6 +62,7 @@ if:
> compatible:
> contains:
> enum:
> + - allwinner,sun20i-d1-wdt
> - allwinner,sun50i-r329-wdt
>
> then:
^ permalink raw reply [flat|nested] 9+ messages in thread
end of thread, other threads:[~2021-08-28 16:24 UTC | newest]
Thread overview: 9+ messages (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2021-08-05 4:57 [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329 Samuel Holland
2021-08-05 4:57 ` [PATCH v2 2/3] dt-bindings: watchdog: sunxi: Add compatible for D1 Samuel Holland
2021-08-18 9:07 ` Maxime Ripard
2021-08-28 16:23 ` Guenter Roeck
2021-08-05 4:57 ` [PATCH v2 3/3] watchdog: sunxi_wdt: Add support " Samuel Holland
2021-08-18 9:08 ` Maxime Ripard
2021-08-13 17:46 ` [PATCH v2 1/3] dt-bindings: watchdog: sunxi: Add compatible for R329 Rob Herring
2021-08-18 9:07 ` Maxime Ripard
2021-08-20 4:04 ` Samuel Holland
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).